Epson S1D13708 Camera Accessories User Manual


 
Page 132 Epson Research and Development
Vancouver Design Center
S1D13708 Hardware Functional Specification
X39A-A-001-02 Issue Date: 02/03/07
bits 9-0 FPFRAME Pulse Start Position Bits [9:0]
These bits specify the start position of the vertical sync signal, in 1 line resolution.
Note
For panel AC timing and timing parameter definitions, see Section 6.4, “Display Inter-
face” on page 68.
bits 4-0 D-TFD GCP Index Bits [4:0]
For D-TFD panels only. These bits form the index that points to 32 8-bit GCP data regis-
ters.
bits 7-0 D-TFD GCP Data Bits [7:0]
For D-TFD panel only. This register stores the data to be written to the GCP data bits and
is controlled by the D-TFD GCP Index register (REG[28h]).
Note
The Panel Type bits (REG[10h] bits 1:0) must be set to 11 (D-TFD) for the GCP Data
bits to have any hardware effect.
FPFRAME Pulse Start Position Register 0
REG[26h] Read/Write
FPFRAME Pulse Start Position Bits 7-0
76543210
FPFRAME Pulse Start Position Register 1
REG[27h] Read/Write
n/a
FPFRAME Pulse Start
Position Bits 9-8
7 6 5 4 3 210
D-TFD GCP Index Register
REG[28h] Read/Write
n/a D-TFD GCP Index Bits 4-0
7 6 543210
D-TFD GCP Data Register
REG[2Ch] Read/Write
D-TFD GCP Data Bits 7-0
76543210